forked from chipsalliance/VeeR-ISS
-
Notifications
You must be signed in to change notification settings - Fork 5
/
Copy pathCsrFields.hpp
877 lines (766 loc) · 21.1 KB
/
CsrFields.hpp
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
#pragma once
#include <cstdint>
namespace WdRiscv
{
/// Struct used to pack/unpack MSTATUSH in RV32.
struct Mstatush
{
unsigned res0 : 4;
unsigned SBE : 1;
unsigned MBE : 1;
unsigned GVA : 1;
unsigned MPV : 1;
unsigned res1 : 1;
unsigned MPELP : 1;
unsigned MDT : 1;
unsigned res2 : 21;
};
/// Struct used to pack/unpack MSTATUS in RV32.
struct Mstatus32
{
unsigned UIE : 1;
unsigned SIE : 1;
unsigned res0 : 1;
unsigned MIE : 1;
unsigned UPIE : 1;
unsigned SPIE : 1;
unsigned UBE : 1;
unsigned MPIE : 1;
unsigned SPP : 1;
unsigned VS : 2;
unsigned MPP : 2;
unsigned FS : 2;
unsigned XS : 2;
unsigned MPRV : 1;
unsigned SUM : 1;
unsigned MXR : 1;
unsigned TVM : 1;
unsigned TW : 1;
unsigned TSR : 1;
unsigned SPELP : 1;
unsigned SDT : 1;
unsigned res1 : 6; // Reserved
unsigned SD : 1;
};
/// Struct used to pack/unpack MSTATUS in RV64.
struct Mstatus64
{
unsigned UIE : 1; // bit 0
unsigned SIE : 1; // bit 1
unsigned res0 : 1; // bit 2
unsigned MIE : 1; // bit 3
unsigned UPIE : 1; // bit 4
unsigned SPIE : 1; // bit 5
unsigned UBE : 1; // bit 6
unsigned MPIE : 1; // bit 7
unsigned SPP : 1; // bit 8
unsigned VS : 2; // bit 9 10
unsigned MPP : 2; // bit 11 12
unsigned FS : 2; // bit 13 14
unsigned XS : 2; // bit 15 16
unsigned MPRV : 1; // bit 17
unsigned SUM : 1; // bit 18
unsigned MXR : 1; // bit 19
unsigned TVM : 1; // bit 20
unsigned TW : 1; // bit 21
unsigned TSR : 1; // bit 22
unsigned SPELP : 1; // bit 23
unsigned SDT : 1; // bit 24
unsigned res1 : 7; // bit 25 to 31
unsigned UXL : 2; // bit 32 33
unsigned SXL : 2; // bit 34 35
unsigned SBE : 1; // bit 36
unsigned MBE : 1; // bit 37
unsigned GVA : 1; // bit 38
unsigned MPV : 1; // bit 39
unsigned res2 : 1; // bit 40
unsigned MPELP : 1; // bit 41
unsigned MDT : 1; // bit 42
unsigned res3 : 20; // bit 43 to 62
unsigned SD : 1; // bit 63
};
/// Structure used to unpack/pack the fields of the machine status
/// register.
template <typename URV>
union MstatusFields;
/// 32-bit version.
template <>
union MstatusFields<uint32_t>
{
MstatusFields(uint32_t value = 0)
: value_(value)
{ }
uint32_t value_; // Machine status register value.
Mstatus32 bits_; // Bit fields.
};
/// 64-bit version.
template <>
union MstatusFields<uint64_t>
{
MstatusFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_; // Machine status register value.
Mstatus64 bits_; // Bit fields.
};
/// Effective mstatus: Cached value of mstatus for RV64 and
/// mstatush/mstatus for RV32.
template <typename URV>
union Emstatus;
/// RV32 version.
template <>
union Emstatus<uint32_t>
{
Emstatus(uint32_t low = 0, uint32_t high = 0)
: value_{low, high}
{ }
uint64_t value()
{ return value64_; }
uint64_t value64_;
struct
{
uint32_t low_;
uint32_t high_;
} value_;
struct
{
unsigned UIE : 1;
unsigned SIE : 1;
unsigned res0 : 1;
unsigned MIE : 1;
unsigned UPIE : 1;
unsigned SPIE : 1;
unsigned UBE : 1;
unsigned MPIE : 1;
unsigned SPP : 1;
unsigned VS : 2;
unsigned MPP : 2;
unsigned FS : 2;
unsigned XS : 2;
unsigned MPRV : 1;
unsigned SUM : 1;
unsigned MXR : 1;
unsigned TVM : 1;
unsigned TW : 1;
unsigned TSR : 1;
unsigned SPELP : 1;
unsigned res1 : 7; // Reserved
unsigned SD : 1;
// mstatush
unsigned res2 : 4;
unsigned SBE : 1;
unsigned MBE : 1;
unsigned GVA : 1;
unsigned MPV : 1;
unsigned res3 : 1;
unsigned MPELP : 1;
unsigned res4 : 22;
} bits_;
};
/// RV64 version.
template <>
union Emstatus<uint64_t>
{
Emstatus(uint32_t value = 0)
: value_(value)
{ }
uint64_t value()
{ return value_; }
uint64_t value_;
Mstatus64 bits_;
};
/// Structure used to unpack/pack the fields of the hypervisor
/// status register.
template <typename URV>
union HstatusFields;
/// 32-bit version.
template <>
union HstatusFields<uint32_t>
{
HstatusFields(uint32_t value = 0)
: value_(value)
{ }
uint64_t value()
{ return value_; }
uint32_t value_; // Hypervisor status register value.
struct
{
unsigned res0 : 5;
unsigned VSBE : 1; // Virt supervisor big endian
unsigned GVA : 1; // Guest virtual address
unsigned SPV : 1; // Supervisor previous virtual mode
unsigned SPVP : 1; // Supervisor previous virtual privilege (nominal priv)
unsigned HU : 1; // Hypervisor instructions available in user mode
unsigned res1 : 2;
unsigned VGEIN : 6; // Virtual guest external interrupt number
unsigned res2 : 2;
unsigned VTVM : 1; // Trap on access to vsatp or SFENCE.VMA or SINVAL.VMA
unsigned VTW : 1;
unsigned VTSR : 1; // Trap on sret
unsigned res3 : 9;
} bits_;
};
/// 64-bit version.
template <>
union HstatusFields<uint64_t>
{
HstatusFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value()
{ return value_; }
uint64_t value_; // Machine status register value.
struct
{
unsigned res0 : 5;
unsigned VSBE : 1; // Virt supervisor big endian
unsigned GVA : 1; // Guest virtual address
unsigned SPV : 1; // Supervisor previous virtual mode
unsigned SPVP : 1; // Supervisor previous virtual privilege (nominal priv)
unsigned HU : 1; // Hypervisor instructions available in user mode
unsigned res1 : 2;
unsigned VGEIN : 6; // Virtual guest external interrupt number
unsigned res2 : 2;
unsigned VTVM : 1; // Trap on access to vsatp or SFENCE.VMA or SINVAL.VMA
unsigned VTW : 1;
unsigned VTSR : 1; // Trap on sret
unsigned res3 : 9;
unsigned VSXL : 2;
unsigned res4 : 14;
unsigned HUPMM : 2; // Pointer mask mode in VU-mode
unsigned res5 : 14;
} bits_;
};
/// Union to pack/unpack the fields of the MNSTATUS register
union MnstatusFields
{
MnstatusFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_;
struct Mnstatus
{
unsigned res0 : 3; // Bit 0 to 2
unsigned NMIE : 1; // Bit 3
unsigned res1 : 3; // Bit 4 to 6
unsigned MNPV : 1; // Bit 7
unsigned res2 : 1; // Bit 8
unsigned MNPELP : 1; // Bit 9
unsigned res3 : 1; // Bit 19
unsigned MNPP : 2; // Bit 11 to 12
unsigned res4 : 19; // Bit 13 to 31
} bits_;
};
/// Union to pack/unpack the fields of the FCSR register
union FcsrFields
{
FcsrFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_;
struct
{
unsigned FFLAGS : 5;
unsigned FRM : 3;
} bits_;
};
/// Structure used to unpack/pack the fields of the SATP register
template <typename URV>
union SatpFields;
template <>
union SatpFields<uint32_t>
{
SatpFields(uint32_t value = 0)
: value_(value)
{ }
uint32_t value_; // SATP register value
struct
{
unsigned PPN : 22;
unsigned ASID : 9;
unsigned MODE : 1;
} bits_;
};
template <>
union SatpFields<uint64_t>
{
SatpFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_; // SATP register value
struct
{
uint64_t PPN : 44;
unsigned ASID : 16;
unsigned MODE : 4;
} bits_;
};
/// Structure used to unpack/pack the fields of the MENVCFG register
template <typename URV>
union MenvcfgFields;
template <>
union MenvcfgFields<uint32_t>
{
MenvcfgFields(uint32_t value = 0)
: value_(value)
{ }
uint32_t value_; // MENVCFG register value
struct
{
unsigned FIOM : 1; // Bit 0
unsigned reserved0 : 1; // Bit 1
unsigned LPE : 1; // Bit 2
unsigned SSE : 1; // Bit 3
unsigned CBIE : 2; // Bits 5:4
unsigned CBCFE : 1; // Bit 6
unsigned CBZE : 1; // Bit 7
unsigned reserved2 : 24; // Bits 31:8
} bits_;
};
template <>
union MenvcfgFields<uint64_t>
{
MenvcfgFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_; // MENVCFG register value
struct
{
unsigned FIOM : 1; // Bit 0
unsigned reserved0 : 1; // Bit 1
unsigned LPE : 1; // Bit 2
unsigned SSE : 1; // Bit 3
unsigned CBIE : 2; // Bits 5:4
unsigned CBCFE : 1; // Bit 6
unsigned CBZE : 1; // Bit 7
uint64_t reserved1 : 24; // Bits 31:8
unsigned PMM : 2; // Bits 33:32
unsigned reserved2 : 21; // Bits 54:34
unsigned SRMCFG : 1; // Bit 55
uint64_t reserved3 : 5; // Bits 60:56
unsigned ADUE : 1; // Bit 61
unsigned PBMTE : 1; // Bit 62
unsigned STCE : 1; // Bit 63
} bits_;
};
/// Structure used to unpack/pack the fields of the MENVCFGH register (rv32 only)
template <typename URV>
union MenvcfghFields;
template <>
union MenvcfghFields<uint32_t>
{
MenvcfghFields(uint32_t value = 0)
: value_(value)
{ }
uint32_t value_; // MENVCFGH register value
struct
{
unsigned PMM : 2; // Bits 1:0
unsigned reserved2 : 21; // Bits 22:2
unsigned SRMCFG : 1; // Bit 23
uint64_t reserved3 : 5; // Bits 28:24
unsigned ADUE : 1; // Bit 29
unsigned PBMTE : 1; // Bit 30
unsigned STCE : 1; // Bit 31
} bits_;
};
/// Structure used to unpack/pack the fields of the SENVCFG register
template <typename URV>
union SenvcfgFields;
template <>
union SenvcfgFields<uint32_t>
{
SenvcfgFields(uint32_t value = 0)
: value_(value)
{ }
uint32_t value_; // SENVCFG register value
struct
{
unsigned FIOM : 1; // Bit 0
unsigned reserved0 : 1; // Bit 1
unsigned LPE : 1; // Bit 2
unsigned reserved1 : 1; // Bit 3
unsigned CBIE : 2; // Bits 5:4
unsigned CBCFE : 1; // Bit 6
unsigned CBZE : 1; // Bit 7
unsigned reserved2 : 24; // Bits 31:8
} bits_;
};
template <>
union SenvcfgFields<uint64_t>
{
SenvcfgFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_; // SENVCFG register value
struct
{
unsigned FIOM : 1; // Bit 0
unsigned reserved0 : 1; // Bit 1
unsigned LPE : 1; // Bit 2
unsigned SSE : 1; // Bit 3
unsigned CBIE : 2; // Bits 5:4
unsigned CBCFE : 1; // Bit 6
unsigned CBZE : 1; // Bit 7
unsigned reserved1 : 24; // Bits 31:8
unsigned PMM : 2; // Bits 33:32
uint64_t reserved2 : 30; // Bits 63:34
} bits_;
};
/// Structure used to unpack/pack the fields of the HENVCFG register
template <typename URV>
union HenvcfgFields;
template <>
union HenvcfgFields<uint32_t>
{
HenvcfgFields(uint32_t value = 0)
: value_(value)
{ }
uint32_t value_; // HENVCFG register value
struct
{
unsigned FIOM : 1;
unsigned reserved0 : 1;
unsigned LPE : 1;
unsigned SSE : 1;
unsigned CBIE : 2;
unsigned CBCFE : 1;
unsigned CBZE : 1;
unsigned reserved1 : 24;
} bits_;
};
template <>
union HenvcfgFields<uint64_t>
{
HenvcfgFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_; // HENVCFG register value
struct
{
unsigned FIOM : 1;
unsigned reserved0 : 1;
unsigned LPE : 1;
unsigned SSE : 1;
unsigned CBIE : 2;
unsigned CBCFE : 1;
unsigned CBZE : 1;
unsigned reserved1 : 24;
unsigned PMM : 2;
uint64_t reserved2 : 25;
unsigned DTE : 1;
unsigned reserved3 : 1;
unsigned ADUE : 1;
unsigned PBMTE : 1;
unsigned STCE : 1;
} bits_;
};
/// Structure used to unpack/pack the fields of the HENVCFGH register (rv32 only)
template <typename URV>
union HenvcfghFields;
template <>
union HenvcfghFields<uint32_t>
{
HenvcfghFields(uint32_t value = 0)
: value_(value)
{ }
uint32_t value_; // HENVCFGH register value
struct
{
unsigned PMM : 2;
uint64_t reserved2 : 25;
unsigned DTE : 1;
unsigned reserved3 : 1;
unsigned ADUE : 1;
unsigned PBMTE : 1;
unsigned STCE : 1;
} bits_;
};
/// Structure used to unpack/pack the fields of the DCSR register
template <typename URV>
union DcsrFields;
template <>
union DcsrFields<uint32_t>
{
DcsrFields(uint32_t value = 0)
: value_(value)
{ }
uint32_t value_; // DCSR register value
struct
{
unsigned PRV : 2;
unsigned STEP : 1;
unsigned NMIP : 1;
unsigned MPRVEN : 1;
unsigned V : 1;
unsigned CAUSE : 3;
unsigned STOPTIME : 1;
unsigned STOPCOUNT : 1;
unsigned STEPIE : 1;
unsigned EBREAKU : 1;
unsigned EBREAKS : 1;
unsigned reserved1 : 1;
unsigned EBREAKM : 1;
unsigned EBREAKVU : 1;
unsigned EBREAKVS : 1;
unsigned PELP : 1;
unsigned reserved2 : 9;
unsigned DEBUGVER : 4;
} bits_;
};
template <>
union DcsrFields<uint64_t>
{
DcsrFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_; // DCSR register value
struct
{
unsigned PRV : 2; // bits 1-0
unsigned STEP : 1; // bit 2
unsigned NMIP : 1; // bit 3
unsigned MPRVEN : 1; // bit 4
unsigned V : 1; // bit 5
unsigned CAUSE : 3; // bits 8-6
unsigned STOPTIME : 1; // bit 9
unsigned STOPCOUNT : 1; // bit 10
unsigned STEPIE : 1; // bit 11
unsigned EBREAKU : 1; // bit 12
unsigned EBREAKS : 1; // bit 13
unsigned reserved1 : 1; // bit 14
unsigned EBREAKM : 1; // bit 15
unsigned EBREAKVU : 1; // bit 16
unsigned EBREAKVS : 1; // bit 17
unsigned PELP : 1; // bit 18
unsigned reserved2 : 10; // bit 27-19
unsigned DEBUGVER : 4; // bit 31-28
} bits_;
};
/// Structure used to unpack/pack the fields of the VTYPE register
template<typename URV>
union VtypeFields;
template <>
union VtypeFields<uint32_t>
{
VtypeFields(uint32_t value = 0)
: value_(value)
{ }
uint32_t value_; // VTYPE register value
struct
{
unsigned LMUL : 3;
unsigned SEW : 3;
unsigned VTA : 1;
unsigned VMA : 1;
unsigned reserved0 : 23;
unsigned VILL : 1;
} bits_;
};
template <>
union VtypeFields<uint64_t>
{
VtypeFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_; // VTYPE register value
struct
{
unsigned LMUL : 3;
unsigned SEW : 3;
unsigned VTA : 1;
unsigned VMA : 1;
uint64_t reserved0 : 55;
unsigned VILL : 1;
} bits_;
};
/// Structure used to unpack/pack the fields of the HGATP register
template <typename URV>
union HgatpFields;
template <>
union HgatpFields<uint32_t>
{
HgatpFields(uint32_t value = 0)
: value_(value)
{ }
uint32_t value_; // HGATP register value
struct
{
unsigned PPN : 22;
unsigned VMID : 7;
unsigned res : 2;
unsigned MODE : 1;
} bits_;
};
template <>
union HgatpFields<uint64_t>
{
HgatpFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_; // HGATP register value
struct
{
uint64_t PPN : 44;
unsigned VMID : 14;
unsigned res : 2;
unsigned MODE : 4;
} bits_;
};
/// Structure used to unpack/pack the fields of the mhpmevent register
union MhpmeventFields
{
MhpmeventFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_; // register value
struct
{
uint64_t EVENT : 56;
unsigned res : 2;
unsigned VUINH : 1;
unsigned VSINH : 1;
unsigned UINH : 1;
unsigned SINH : 1; // Supervisor inhibit
unsigned MINH : 1; // Machine inhibit
unsigned OF : 1;
} bits_;
};
union HvictlFields
{
HvictlFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_;
struct
{
unsigned IPRIO : 8;
unsigned IPRIOM : 1;
unsigned DPR : 1;
unsigned res0 : 6;
unsigned IID : 12;
unsigned res1 : 2;
unsigned VTI : 1;
uint64_t res2 : 33;
} bits_;
};
/// Structure used to unpack/pack the fields of the MSECCFG register
template <typename URV>
union MseccfgFields;
template <>
union MseccfgFields<uint32_t>
{
MseccfgFields(uint32_t value = 0)
: value_(value)
{ }
uint32_t value_;
struct
{
unsigned MML : 1; // Bit 0
unsigned MMWP : 1; // Bit 1
unsigned RLB : 1; // Bit 2
unsigned res0 : 5; // Bits 7:3
unsigned USEED : 1; // Bit 8
unsigned SSEED : 1; // Bit 9
unsigned MLPE : 1; // Bit 10
unsigned res1 : 21; // Bit 31:11
} bits_;
};
template <>
union MseccfgFields<uint64_t>
{
MseccfgFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_;
struct
{
unsigned MML : 1; // Bit 0
unsigned MMWP : 1; // Bit 1
unsigned RLB : 1; // Bit 2
unsigned res0 : 5; // Bits 7:3
unsigned USEED : 1; // Bit 8
unsigned SSEED : 1; // Bit 9
unsigned MLPE : 1; // Bit 10
unsigned res1 : 21; // Bit 31:11
unsigned PMM : 2; // Bits 33:32
unsigned res2 : 30; // Bits 63:34
} bits_;
};
/// Structure used to unpack/pack the fields of the TCONTROL register
template <typename URV>
union TcontrolFields;
template <>
union TcontrolFields<uint32_t>
{
TcontrolFields(uint32_t value = 0)
: value_(value)
{ }
uint32_t value_;
struct
{
unsigned : 3; // Bits 2-0 : Reserved -- hardwired to zero.
unsigned mte_ : 1; // Bits 3 : Machine mode trigger enable.
unsigned : 3; // Bits 4-6 : Reserved -- hardwired to zero.
unsigned mpte_ : 1; // Bits 7 : Machine mode previous trigger enable.
unsigned : 24; // Bits 31-8 : Rserved -- hardwired to zero.
} bits_;
};
template <>
union TcontrolFields<uint64_t>
{
TcontrolFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_;
struct
{
unsigned : 3; // Bits 2-0 : Reserved -- hardwired to zero.
unsigned mte_ : 1; // Bits 3 : Machine mode trigger enable.
unsigned : 3; // Bits 4-6 : Reserved -- hardwired to zero.
unsigned mpte_ : 1; // Bits 7 : Machine mode previous trigger enable.
unsigned : 24; // Bits 31-8 : Reserved -- hardwired to zero.
unsigned : 32; // Bits 63-32: Reserved -- hardwired to zero.
} bits_;
};
/// Struct used to pack/unpack SRMCFG in RV32.
struct Srmcfg32
{
unsigned rcid_ : 12;
unsigned : 4; // Reserved
unsigned mcid_ : 12;
unsigned : 4; // Reserved
};
/// Struct used to pack/unpack SRMCFG in RV64.
struct Srmcfg64
{
unsigned rcid_ : 12;
unsigned : 4; // Reserved
unsigned mcid_ : 12;
unsigned : 4; // Reserved
unsigned : 32; // Reserved
};
/// Union to pack/unpack the fields of the SRMCFG register
template <typename URV>
union SrmcfgFields;
/// 32-bit version.
template <>
union SrmcfgFields<uint32_t>
{
SrmcfgFields(uint32_t value = 0)
: value_(value)
{ }
uint32_t value_; // SRMCFG register value.
Srmcfg32 bits_; // Bit fields.
};
/// 32-bit version.
template <>
union SrmcfgFields<uint64_t>
{
SrmcfgFields(uint64_t value = 0)
: value_(value)
{ }
uint64_t value_; // SRMCFG register value.
Srmcfg64 bits_; // Bit fields.
};
}